# **UED JOURNAL OF SOCIAL SCIENCES, HUMANITIES & EDUCATION**

Received: 03 – 08 – 2017 Accept: 20 – 11 – 2017 http://jshe.ued.udn.vn/

# DEVICE PERFORMANCE OF POLY-SI THIN-FILM TRANSISTORS FABRICATED ON YSZ CRYSTALLIZATION-INDUCTION LAYER VIA A TWO-STEP IRRADIATION METHOD USING PULSED LASER

Mai Thi Kieu Lien<sup>a\*</sup>, Susumu Horita<sup>b</sup>

**Abstract**: In this study, we fabricated and investigated device performance of poly-Si thin-film transistors (TFTs) via a two-step pulsed-laser annealing (PLA) method on two kinds of substrates namely glass and YSZ\*/glass. It was found that TFTs on YSZ/glass exhibited much better performance and uniformity among devices, e.g., they showed an average mobility of ~80 cm<sup>2</sup>/Vs and standard deviation of ~18 cm<sup>2</sup>/Vs, respectively, compared with ~40 cm<sup>2</sup>/Vs and ~28 cm<sup>2</sup>/Vs of TFTs on glass substrates, respectively. This result can be attributed to the better crystalline quality of the Si film on the YSZ/glass and the uniform distribution of grains as well as crystalline defects, which demonstrates the effectiveness of the crystallization-induction effect of the YSZ layer. (\*YSZ: Yttria-Stabilized Zirconia)

**Key words:** PLA; solid-phase crystallization; low-temperature crystallization; silicon thin-film; YSZ; amorphous silicon; polycrystalline silicon.

## 1. Introduction

Low-temperature polycrystalline silicon (LT poly-Si) is a very attractive channel material for thin-film transistors (TFTs) due to its high stability or reliability and high mobility. Currently, LT poly-Si films are produced mainly by the excimer laser annealing (ELA) process, in which a-Si films deposited on glass substrates are melted and crystallized.<sup>1-3)</sup> However, since random nucleation easily occurs due to meltingcrystallization (MC), each grain size becomes random and the film surface gets rough, which leads to nonuniform electrical property in the whole substrate area. This limits extension of their application such as large display, active matrix organic light emitting diode (AM-OLED), etc. Further, ELA system needs a high cost due to frequent maintenance and is relatively unstable in operation. To overcome these issues, we have been studying the fabrication of LT poly-Si film by using YSZ  $[(ZrO_2)_{1-x}(Y_2O_3)_x]$  crystallization-induction (CI) layer<sup>4,5)</sup> and pulsed neodymium-doped yttrium aluminium garnet (Nd:YAG) (532 nm) laser annealing in solid-phase crystallization (SPC),<sup>6,7)</sup> not MC. The SPC method can control the grain size roughly and reduce surface roughness much more, though the grain size becomes much smaller for rapid and high temperature annealing like PLA than MC method. Consequently, electrical property of the SPC film becomes poorer in general. However, we have already reported that with the two-step PLA method with the YSZ layer,<sup>8-10)</sup> the crystalline quality gets much improved. Furthermore, by means of SPC, impurity activation can be performed simultaneously with crystallization, which reduces the process time for TFT fabrication effectively. The diffusion of impurity during SPC is negligible because of a very short annealing time of several ten ns. Also, the use of YAG laser instead of EL brings a reduction of cost as well-known.

In this paper, we present and compare characteristics of the poly-Si TFTs fabricated by pulsed Nd:YAG laser on the two substrates of glass and

<sup>&</sup>lt;sup>a</sup>The University of Danang - University of Science and Education

<sup>&</sup>lt;sup>b</sup>School of Materials Science, Applied Physics Area, Japan Advanced

Institute of Science and Technology \* Liên hệ tác giả

Mai Thi Kieu Lien

Email: mtklien@ued.udn.vn

YSZ/glass, including the device-to-device uniformity in performance. From this result, we discuss the usefulness of the two-step PLA method with the YSZ-CI layer.

#### 2. Experimental procedure

Figure 1 shows the schematic illustration for crystallization via the two-step method.<sup>(8,9)</sup> Firstly, a-Si films are irradiated at a low initial energy  $P_i$  to generate nuclei, followed by irradiation at a high growth energy  $P_g$  to accelerate the nuclei growth and film crystallization without random nucleation in the film bulk.



## Figure 1. Schematic illustration for crystallization by the two-step PLA method together with irradiation conditions

For the fabrication of top-gate poly-Si TFTs, at first, a 60-nm-thick YSZ-CI layer is deposited on a glass substrate by reactive magnetron sputtering at the substrate temperature of 50 °C. The deposited YSZ layer has a (111)-preferred orientation. This is very favourable for Si crystallization growth because the YSZ layer acts as a crystallization-induction to control the orientation of crystallized Si film strongly. Then, an undoped 60-nm-thick a-Si film is deposited on a substrate (YSZ/glass or glass) by electron-beam evaporation. After that, a 50-nm-thick SiO<sub>2</sub> capping layer is deposited on the as-deposited a-Si film by atmospheric pressure chemical vapor deposition (APCVD) at 200 °C. The sample is then annealed in N<sub>2</sub> ambient at 350°C for 30 min. After lithography patterning source and drain (S&D) regions, P ion implantation is performed with an acceleration voltage and an ion dose of 40~50 kV and 4.29×10<sup>14</sup> ~ 4.53×10<sup>14</sup> cm<sup>-2</sup>, respectively. The average estimated doping concentration in the S&D regions is about  $5 \times 10^{19}$  cm<sup>-3</sup>. Subsequently, the capping layer is removed before the crystallization of the a-Si film in a solid phase via the two-step method with a pulsed Nd:YAG laser (532 nm) together with activation of the implanted P ions in N<sub>2</sub> ambient. The diameter, repetition frequency, and pulse duration of the laser beam are 4 mm, 10 Hz, and 6-7 ns, respectively. During the laser irradiation, the sample is moved by a stage controller as shown in Fig. 1, where the moving speed is 1 mm/s and the moving distance per one shot is 100  $\mu$ m. The initial laser energy  $P_i$  and growth laser energy  $P_{\rm g}$  are set 6.3 and 15 mJ/pulse, respectively. After crystallization, Si islands are patterned, a 110-nm-thick SiO<sub>2</sub> gate oxide layer is deposited, and the contact holes for S&D are formed before the deposition of Al metal electrodes via vacuum evaporation. Finally, the sintering process is carried out at 350 °C in N2 for 30 min. Characteristics of the fabricated TFTs are estimated by the precision semiconductor parameter analyzer 4156A. Figures 2(a) and (b) show a cross-sectional schematic illustration and top-view of the fabricated TFT. In this case, the number of used masks is 4.





Figure 2. (a) Cross-sectional schematic illustration and (b) top-view of optical microscope image of a fabricated poly-Si TFT

### 3. Results and discussion

Figures 3(a) and (b) show typical transfer and output characteristics of the fabricated TFTs for the Si/glass structure with  $W = L = 40 \ \mu m$ . In Fig. 3(a), the transfer characteristic was measured at drain voltage  $V_D = 0.1$  V. It can be seen that the TFTs can operate with

relatively small off leakage current of  $\sim 10^{-12}$  A. The gate leakage current is also smaller than the order of  $10^{-10}$  A (the data are not shown). The ON/OFF ratio is in the order of  $10^{6}$ . Also, the highest achieved electron field-effect mobility is  $\sim 40 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ . In Fig. 3(b), we can observe appropriate operation, though the linear and saturation regions are not obviously distinguished. This may be ascribed to ion drift in the gate oxide film. The details will be discussed later.



**Figure 3.** (a) Transfer and (b) output characteristics of a fabricated poly-Si TFT for <u>Si/glass</u> structure with W = $L = 40 \ \mu m$ 

Figures 4(a) and (b) show typical transfer and output characteristics of the fabricated TFTs for Si/YSZ/glass structure under the same condition as Fig. 3. From Fig. 3(a), it can also be seen that the TFTs can operate with a relatively small leakage current of  $\sim 10^{-12}$  A. The gate leakage current is also smaller than the order of  $10^{-10}$  A (the data are not shown). The ON/OFF ratio is also in the order of  $10^{6}$ . The highest achieved electron field effect mobility is up to 78 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, twice higher than that for the Si/glass. From Fig. 4(b), we can also observe appropriate operation with higher drain currents than those of the Si/glass in Fig. 3(b). However,

the linear and saturation regions are not also distinguished clearly like the case of Si/glass.



**Figure 4.** (a) Transfer and (b) output characteristics of a fabricated poly-Si TFT for <u>Si/YSZ/glass</u> structure with  $W = L = 40 \ \mu m$ 

We estimated and summarized several important parameters of the device characteristics for the two structures of the Si/glass and Si/YSZ/glass. The fieldeffect mobility ( $\mu_{eff}$ ) and subthreshold swing (S.S) are evaluated from the linear and subthreshold regions, respectively, at  $V_D = 0.1$  V. The ON/OFF current ratio is defined as the ratio of maximum drain current I<sub>Dmax</sub> over minimum drain current I<sub>Dmin</sub> within the measured range of  $I_D$ -V<sub>G</sub> curve at  $V_D = 0.1$  V. The threshold voltage (V<sub>th</sub>) is determined by an interception of linear extrapolation of the  $I_D$ -V<sub>G</sub> curve at  $V_D = 0.1$  V. Table 1 summarizes the average values of device parameters together with their standard deviations of the TFTs with  $W = L = 40 \ \mu m$  for the two structures. For each structure, 15 TFTs were measured. It can be seen that the TFTs fabricated on the YSZ/glass exhibit a higher  $\mu_{\rm eff}$  with smaller deviation than those on the glass. The average Vth and average S.S of TFTs fabricated on the YSZ/glass are both smaller with smaller deviations than those on the glass. On the other hand, the average ON/OFF current ratio of TFTs fabricated on the YSZ/glass is almost similar to those on the glass. The field-effect mobility, threshold voltage, and subthreshold swing are strongly affected by the presence of grain boundaries and defects inside the channel. Therefore, it is considered that the better performance of the TFTs fabricated on the YSZ/glass are due to the better crystalline quality of the Si film on the YSZ/glass, comparing to that on the glass.<sup>6,7)</sup> Also, the superior device-to-device uniformity in performance or smaller standard deviations of the TFTs fabricated on the YSZ/glass than on the glass is probably due to the more uniform grain size and crystalline defect distributions in the Si films for the former than for the latter substrate.7-11)

We also observed a hysteresis phenomenon in the fabricated TFTs for the both structures of the Si/glass Si/YSZ/glass. Figure 5 shows transfer and characteristics of the TFTs with  $W = L = 40 \ \mu m$ fabricated on both the Si/glass and Si/YSZ/glass structures. In the measurements, the gate voltage was swept forward from -5 to 8 V, and then backward from 8 to -5 V. It can be seen clearly that the threshold voltages of backward sweeping (BS) curve shift to lower values than those of the forward sweeping (FS). The width of hysteresis for the Si/glass is a little larger than that for the Si/YSZ/glass. Further, the BS curve seems to show some improvement in subthreshold swing in comparison with the FS curve. At present, the reason for these hysteresises is not well known. In the C-V measurement, a hysteresis was observed in iondrift type, which means the presence of mobile ions in the gate oxide. It is supposed that these mobile ions strongly affect the device performance of the fabricated TFTs and cause the hysteresis phenomenon. The drift ions are probably produced due to the low-temperature fabrication process of the gate oxide of SiO<sub>2</sub>, since the low-temperature process sometimes brings imperfect structure, impurities, and unreacted ions in produced films. If the post-annealing is performed at a higher temperature, e.g., 400 °C, the hysteresis width might be reduced. Also, these drift ions affect TFTs output characteristics like Figs. 3(b) and 4(b). Pinch-off voltage  $V_p$  is expressed by  $V_p = V_G - V_{th}$ . If  $V_{th}$  is a negative value due to ion drift effect,  $V_p$  should be a large positive value. For example, when  $V_{th}$  is -3 V as shown in the dashed circle A region of Fig. 5,  $V_p$  is 7 V for  $V_G = 4$  V, then, a linear region should be observed in TFT output characteristics like Figs. 3(b) and 4(b). But, if  $V_{th}$  is a positive value, we may observe a saturation region. We should further investigate to find causes for the hysteresis phenomenon clearly, including other unideal ones.



Figure 5. Hysteresis phenomenon occurring in the transfer characteristics of fabricated poly-Si TFTs with  $W = L = 40 \ \mu m$  at  $V_D = 0.1 \ V$  for the two structures of the Si/glass and Si/YSZ/glass

**Table 1.** Average values of  $\mu_{eff}$ ,  $V_{th}$ , and S.S together with their standard deviations, and the average ON/OFF ratio of the TFTs with  $W = L = 40 \ \mu m$  for the two structures of the Si/glass and Si/YSZ/glass

|              | Field-effect mobility $\mu_{eff}  (cm^2 V^{-1} s^{-1})$ |                       | Threshold voltage<br>V <sub>th</sub> (V) |                       | Subthreshold swing<br>S.S (mV/dec.) |                       | ON/OFF ratio         |                      |
|--------------|---------------------------------------------------------|-----------------------|------------------------------------------|-----------------------|-------------------------------------|-----------------------|----------------------|----------------------|
|              | Average<br>value                                        | Standard<br>deviation | Average<br>value                         | Standard<br>deviation | Average<br>value                    | Standard<br>deviation | Average<br>value     | Standard deviation   |
| Si/glass     | 40.3                                                    | 28                    | 2.83                                     | 0.78                  | 426                                 | 99                    | 1.74×10 <sup>6</sup> | 1.08×10 <sup>6</sup> |
| Si/YSZ/glass | 78.1                                                    | 18                    | 2                                        | 0.22                  | 306                                 | 31                    | 9.14×10 <sup>5</sup> | 1.01×10 <sup>6</sup> |

## 4. Conclusion

We fabricated poly-Si TFTs on both the substrates of glass and YSZ/glass. The device parameters of  $\mu_{eff}$ , V<sub>th</sub>, S.S, and ON/OFF current ratio of the fabricated TFTs were estimated as well as their uniformity. It was found that the TFTs fabricated on the YSZ/glass exhibit better performance and device-to-device uniformity than those on the glass. This implies the better crystalline quality of the Si film and uniform distribution of grain size as well as crystalline defect on the YSZ/glass, compared to the glass, owing to the YSZ-CI layer and the two-step method. However, a hysteresis phenomenon was observed in the TFTs characteristics. Although the hysteresis mechanism is not well known at present, it might be related to the presence of mobile ions in the gate oxide. It is expected that with further improving annealing and fabrication conditions, the LT poly-Si film would be available for future application, e.g., AM-OLED.

## References

- [1] T. Sameshima, S. Usui, and M. Sekiya (1986). XeCl Excimer laser annealing used in the fabrication of poly-Si TFT's. *IEEE Electron Device Lett.* 7, 276-278.
- [2] S. Uchikoga and N. Ibaraki (2001). Low temperature poly-Si TFT-LCD by excimer laser anneal. *Thin Solid Films* 383, 19-24.
- [3] A. Hara, K. Kitahara, K. Nakajima, and M. Okabe (1999). A New Approach for Form Polycrystalline Silicon by Excimer Laser Irradiation with a Wide Range of Energies. *Jpn. J. Appl. Phys.* 38, 6624-6628.
- [4] S. Horita and H. Sukreen (2009). Low Temperature Deposition and Crystallization of Silicon Film on an HF-Etched Polycrystalline Yttria-Stabilized Zirconia Layer Rinsed with Ethanol Solution. *Appl. Phys. Express* 2, 041201, 1-3.

- [5] S. Horita and S. Hana (2010). Low-Temperature Crystallization of Silicon Films Directly Deposited on Glass Substrates Covered with Yttria-Stabilized Zirconia Layers. Jpn. J. Appl. Phys. 49, 105801, 1-11.
- [6] M. T. K. Lien and S. Horita (2013). Improving Crystalline Quality of Si Thin Films Solid-Phase Crystallized on Yttria-Stablized Zirconia Layers by Pulse Lase. *Proc. IDW*'13, 655-656.
- [7] M. T. K. Lien and S. Horita (2014). Raman spectral analysis of Si films solid-phase-crystallized on glass substrates using pulse laser with crystallization-induction layers of yttria-stabilized zirconia. Jpn. J. Appl. Phys. 53, 03CB01, 1-7.
- [8] M. T. K. Lien and S. Horita (2014). Application of Two-Step Irradiation Method to a Large Area for Pulsed-Laser Crystallized Poly-Si Thin Films on *YSZ. Proc. TFMD*' 14, 90-93.
- [9] M. T. K. Lien and S. Horita (2014). Area Expansion of Crystallized Si Films on YSZ Layers by Two-step Method in PLA. *Proc. IDW*' 14, 259-260.
- [10] M. T. K. Lien and S. Horita (2015). Improving crystalline quality of polycrystalline silicon thin films crystallized on yttria-stabilized zirconia crystallization-induction layers by the two-step irradiation method of pulsed laser annealing. *Jpn. J. Appl. Phys.* 54, 03CA01, 1-8.
- [11] M. T. K. Lien and S. Horita (2016). Material properties of pulsed-laser crystallized Si thin films grown on yttria-stabilized zirconia crystallizationinduction layers by two-step irradiation method. *Jpn. J. Appl. Phys.* 55, 03CB02, 1-8.

## HIỆU SUẤT THIẾT BỊ CỦA TRASISTOR MÀNG MỎNG POLY-SI CHẾ TẠO TRÊN LỚP KÍCH THÍCH KẾT TINH YSZ BẰNG PHƯờNG PHÁP NUNG HAI BƯỚC SỬ DỤNG LASER XUNG

Tóm tắt: Trong nghiên cứu này, chúng tôi đã chế tạo và khảo sát hiệu suất thiết bị của các transistor màng mỏng poly-Si bằng phương pháp nung hai bước sử dụng chùm laser xung trên hai loại đế là thuỷ tinh và YSZ/thuỷ tinh. Kết quả cho thấy các transistor màng mỏng trên đế YSZ/thuỷ tinh có hiệu suất và sự đồng đều giữa các thiết bị tốt hơn, ví dụ như độ linh động trung bình là ~80 cm²/Vs và độ lệch chuẩn của nó là ~18 cm²/Vs, so với ~40 cm²/Vs và ~28 cm²/Vs của các transistor màng mỏng trên đế thuỷ tinh. Kết quả này được coi là nhờ chất lượng tinh thể tốt hơn của màng Si trên đế YSZ/thủy tinh và sự phân bố đồng đều các hạt cũng như các khuyết tật tinh thể, thể hiện tính hiệu quả của hiệu ứng kích thích kết tinh của lớp YSZ. (\*YSZ: Yttria-Stabilized Zirconia)

Từ khóa: PLA; kết tinh pha rắn; kết tinh nhiệt độ thấp; màng mỏng silic; YSZ; silic vô định hình; silic đa tinh thể.